stand-金沙js9线路中心

金沙js9线路中心-金沙2004路线js5 > 代理产品线

stand-alone ethernet controller

分享到:
点击次数:395 更新时间:2018年05月07日08:27:38 【】 【】
features                                   
              n5x5 mm, 32-pin qfn
              ncompatible with motorola spi spec
              linput clock frequency up to 60mhz
              lonly support phase 0
              lonly support polarity 0
              nieee 802.3 compatible ethernet controller
              nfully compatible with 10/100 base-t networks
              nintegrated mac and 10/100 phy
              nsupports full and half duplex modes
              nprogrammable padding and crc
              generation
              nprogrammable padding and crc stripping
              nprogrammable flow control
              nsupports ethernet frame length up to 1522 bytes
              nflexible address filtering modes
              n8k byte receive buffer
              n4k byte transmit buffer
              nmulti-function led output
              n2.8v io supply and 1.2v core supply
              ncmos process technology
 
 2 order information                                   
order number
temperature range
package
marking
packing type
aw6688tqr
-40~85
trq5x5-32l
aw6688
tape & reel
 
 
3 overview                                    
aw6688 is a standalone spi to ethernet converter which serves as an ethernet network interface for any controller with spi master interface. the spi interface is fully compatible with moto spi interface spec and only supports phase 0 and polarity 0 of the spi clock. the clock rate of the spi interface is up to 60mhz. a dedicated interrupt output is used to communicate with the spi master chip. the ethernet interface of aw6688 is fully compatible with ieee802.3 protocol. a number of embedded filters are used to limit the incoming ethernet packets. integrated hardware crc calculator helps to release the cpu power of the master. a 4k byte transmit buffer and an 8k byte receive buffer is integrated. stream mode of transferring the ethernet packets through the spi interface is supports under which the spi transfer boundary can be at any word boundary of the ethernet packets. the block diagram of the chip is shown below.
          figure 1 aw6688 block diagram
 
 the function of the major block of aw6688 is listed below: macspi_ifframe dectx_fiforx_fifospi_regclk & rstspi_if_toprx data fifotx data fifotx stat fiforeg interfacephy
              nspi_if: the spi_if serves as the spi protocol decoder and serial to parallel converter.
              ntx_fifo, rx_fifo: the fifo servers as the synchronizer between the spi clock domain and the system clock domain.
              nframe_dec: the frame_dec decodes and encodes the spi packet, performs the register programming, recognizes the ethernet packets and performs the data transfer between the internal data fifo.
              nspi_reg: all the spi related registers and the interrupt related logic are implemented in the spi_reg
              nmac: the mac implements the ieee802.3 compliant mac logic.
              nphy: the phy performs the data transfer between the analog interface and the mac.
上一条:ez-fm:内置fm 天线的低噪声放大器 下一条:防破音、超强tdd抑制、超低emi第二代音乐功放
网站地图